Abstract
A method and apparatus for rapidly selecting types of buffers which are inserted in the clock tree for high-speed VLSI design is disclosed. The developed tool can be embedded in the existing clock tree synthesis design flow to ensure minimizing the clock delay and satisfying the clock skew constrains. Given the clock tree netlist, inserted buffers locations information, wires electrical parameters and buffers timing library, the components delay (buffer delay and wire delay) of the clock tree can be calculated first. Then, for each I/O pin, the path delay, clock delay and clock skew can be obtained. Finally using the proposed method, a modified clock tree netlist which satisfying the timing specifications can be constructed.
Translated title of the contribution | Method and apparatus for rapidly selecting types of buffers which are inserted in the clock tree for high-speed VLSI design |
---|---|
Original language | Chinese (Traditional) |
Patent number | 197788 |
IPC | G06F 17/50(2006.01) |
State | Published - 21 02 2004 |
Bibliographical note
公開公告號: 576997.0Announcement ID: 576997.0