快速決定時鐘樹上緩衝器種類並滿足時序設計規範之電路合成工具

Translated title of the contribution: Method and apparatus for rapidly selecting types of buffers which are inserted in the clock tree for high-speed VLSI design

Wu-Shiung Feng (Inventor), Chia-Chi Chu (Inventor), HERNG-JER LEE (Inventor)

Research output: Patent

Abstract

A method and apparatus for rapidly selecting types of buffers which are inserted in the clock tree for high-speed VLSI design is disclosed. The developed tool can be embedded in the existing clock tree synthesis design flow to ensure minimizing the clock delay and satisfying the clock skew constrains. Given the clock tree netlist, inserted buffers locations information, wires electrical parameters and buffers timing library, the components delay (buffer delay and wire delay) of the clock tree can be calculated first. Then, for each I/O pin, the path delay, clock delay and clock skew can be obtained. Finally using the proposed method, a modified clock tree netlist which satisfying the timing specifications can be constructed.
Translated title of the contributionMethod and apparatus for rapidly selecting types of buffers which are inserted in the clock tree for high-speed VLSI design
Original languageChinese (Traditional)
Patent number197788
IPCG06F 17/50(2006.01)
StatePublished - 21 02 2004

Bibliographical note

公開公告號: 576997.0
Announcement ID: 576997.0

Fingerprint

Dive into the research topics of 'Method and apparatus for rapidly selecting types of buffers which are inserted in the clock tree for high-speed VLSI design'. Together they form a unique fingerprint.

Cite this