Abstract
In this article, a fast-locking phase-locked loop (PLL) with an all-digital locked-aid circuit is proposed and analysed. The proposed topology is based on two tuning loops: frequency and phase detections. A frequency detection loop is used to accelerate frequency locking time, and a phase detection loop is used to adjust fine phase errors between the reference and feedback clocks. The proposed PLL circuit is designed based on the 0.35 m CMOS process with a 3.3 V supply voltage. Experimental results show that the locking time of the proposed PLL achieves a 87.5% reduction from that of a PLL without the locked-aid circuit.
| Original language | English |
|---|---|
| Pages (from-to) | 245-258 |
| Number of pages | 14 |
| Journal | International Journal of Electronics |
| Volume | 100 |
| Issue number | 2 |
| DOIs | |
| State | Published - 01 02 2013 |
Keywords
- PLL
- dual loop
- fast locking
- frequency detector
- locked aid
- phase detector