A fast-locking PLL with all-digital locked-aid circuit

Shao Ku Kao*, Fu Jen Hsieh

*Corresponding author for this work

Research output: Contribution to journalJournal Article peer-review

9 Scopus citations

Abstract

In this article, a fast-locking phase-locked loop (PLL) with an all-digital locked-aid circuit is proposed and analysed. The proposed topology is based on two tuning loops: frequency and phase detections. A frequency detection loop is used to accelerate frequency locking time, and a phase detection loop is used to adjust fine phase errors between the reference and feedback clocks. The proposed PLL circuit is designed based on the 0.35 m CMOS process with a 3.3 V supply voltage. Experimental results show that the locking time of the proposed PLL achieves a 87.5% reduction from that of a PLL without the locked-aid circuit.

Original languageEnglish
Pages (from-to)245-258
Number of pages14
JournalInternational Journal of Electronics
Volume100
Issue number2
DOIs
StatePublished - 01 02 2013

Keywords

  • PLL
  • dual loop
  • fast locking
  • frequency detector
  • locked aid
  • phase detector

Fingerprint

Dive into the research topics of 'A fast-locking PLL with all-digital locked-aid circuit'. Together they form a unique fingerprint.

Cite this