Abstract
In this paper, we develop a new methodology for designing a lower-error and area-time efficient 2 s-complement fixed-width Booth multiplier that receives two n-bit numbers and produces an n-bit product. By properly choosing the generalized index and binary thresholding, we derive a better error-compensation bias to reduce the truncation error. Since the proposed error-compensation bias is realizable, the constructing low-error fixed-width Booth multiplier is area-time efficient for VLSI implementation. Finally, we successfully apply the proposed fixed-width Booth multiplier to speech signal processing. The simulation results show that the performance is superior to that using the direct-truncation fixed-width Booth multiplier.
| Original language | English |
|---|---|
| Title of host publication | Midwest Symposium on Circuits and Systems |
| Editors | Nadder Hamdy |
| Publisher | Institute of Electrical and Electronics Engineers Inc. |
| Pages | 590-593 |
| Number of pages | 4 |
| ISBN (Electronic) | 0780382943 |
| DOIs | |
| State | Published - 2003 |
| Externally published | Yes |
| Event | 46th IEEE International Midwest Symposium on Circuits and Systems, MWSCAS 2003 - Cairo, Egypt Duration: 27 12 2003 → 30 12 2003 |
Publication series
| Name | Midwest Symposium on Circuits and Systems |
|---|---|
| Volume | 2 |
| ISSN (Print) | 1548-3746 |
Conference
| Conference | 46th IEEE International Midwest Symposium on Circuits and Systems, MWSCAS 2003 |
|---|---|
| Country/Territory | Egypt |
| City | Cairo |
| Period | 27/12/03 → 30/12/03 |
Bibliographical note
Publisher Copyright:© 2004 IEEE.