An Efficient High-Rate Non-Binary LDPC Decoder Architecture with Early Termination

Mao Ruei Li, Wei Xiang Chu, Huang Chang Lee, Yeong Luh Ueng*

*Corresponding author for this work

Research output: Contribution to journalJournal Article peer-review

19 Scopus citations

Abstract

This paper presents a modified Trellis Min-Max (T-MM) algorithm together with the associated architecture for non-binary (NB) low-density parity-check (LDPC) decoders. The proposed T-MM algorithm is able to reduce the memory requirements for the check-node messages through an efficient compression method and enhance the error-rate performance using the appropriate decompression. A method of updating the a posteriori log-likelihood ratio in the delta domain is used to simplify the computational and storage complexity. In order to enhance the decoding throughput, a low-complexity early termination (ET) scheme is devised by using the hard decisions of the variable-to-check messages, where, although a minor overhead is introduced, there is no visible degradation in error rate. As a proof of concept, a row-parallel layered decoder for the 32-ary (837, 726) LDPC code is implemented using a 90-nm CMOS process. The proposed decoder achieves a throughput of 1.64 Gb/s at 526.32 MHz based on eight iterations and has an area of 6.86 mm 2 . When the ET scheme is enabled, the decoder achieves a maximum throughput of 4.68 Gb/s with a frame error rate of 3.25 × 10 -6 at E b /N 0 = 4.5 dB. The proposed NB-LDPC decoder achieves the highest throughput and hardware efficiency compared to the state-of-the-art decoders, even when the ET scheme is not enabled.

Original languageEnglish
Article number8629018
Pages (from-to)20302-20315
Number of pages14
JournalIEEE Access
Volume7
DOIs
StatePublished - 2019

Bibliographical note

Publisher Copyright:
© 2019 IEEE.

Keywords

  • Non-binary low-density parity-check (NB-LDPC) codes
  • early termination (ET)
  • high-throughput decoder
  • layered decoding
  • trellis min-max (T-MM) algorithm
  • very large scale integration (VLSI) architecture

Fingerprint

Dive into the research topics of 'An Efficient High-Rate Non-Binary LDPC Decoder Architecture with Early Termination'. Together they form a unique fingerprint.

Cite this