Applying verification intention for design customization via property mining under constrained testbenches

Chih Neng Chung*, Chia Wei Chang, Kai Hui Chang, Sy Yen Kuo

*Corresponding author for this work

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

4 Scopus citations

Abstract

Most synthesis tools perform optimizations based on the design itself and do not utilize the information present in the verification environment. Not using such information greatly limits the optimization capabilities of synthesis tools, which is especially serious for circuit customization because most environment constraints are encoded in the testbench. To exploit verification intention, we propose a methodology that utilizes functional assertions for design optimization. To support circuit customization, we also propose a property mining technique that can extract properties from the design under the constraints in the testbench. Our experimental results show that these methods can reduce design size after synthesis, and the optimization is orthogonal to other existing circuit customization methods.

Original languageEnglish
Title of host publication2011 IEEE 29th International Conference on Computer Design, ICCD 2011
Pages84-89
Number of pages6
DOIs
StatePublished - 2011
Externally publishedYes
Event29th IEEE International Conference on Computer Design 2011, ICCD 2011 - Amherst, MA, United States
Duration: 09 11 201112 11 2011

Publication series

NameProceedings - IEEE International Conference on Computer Design: VLSI in Computers and Processors
ISSN (Print)1063-6404

Conference

Conference29th IEEE International Conference on Computer Design 2011, ICCD 2011
Country/TerritoryUnited States
CityAmherst, MA
Period09/11/1112/11/11

Fingerprint

Dive into the research topics of 'Applying verification intention for design customization via property mining under constrained testbenches'. Together they form a unique fingerprint.

Cite this