@inproceedings{85322db822004ca78265722ceec25c94,
title = "Applying verification intention for design customization via property mining under constrained testbenches",
abstract = "Most synthesis tools perform optimizations based on the design itself and do not utilize the information present in the verification environment. Not using such information greatly limits the optimization capabilities of synthesis tools, which is especially serious for circuit customization because most environment constraints are encoded in the testbench. To exploit verification intention, we propose a methodology that utilizes functional assertions for design optimization. To support circuit customization, we also propose a property mining technique that can extract properties from the design under the constraints in the testbench. Our experimental results show that these methods can reduce design size after synthesis, and the optimization is orthogonal to other existing circuit customization methods.",
author = "Chung, {Chih Neng} and Chang, {Chia Wei} and Chang, {Kai Hui} and Kuo, {Sy Yen}",
year = "2011",
doi = "10.1109/ICCD.2011.6081380",
language = "英语",
isbn = "9781457719523",
series = "Proceedings - IEEE International Conference on Computer Design: VLSI in Computers and Processors",
pages = "84--89",
booktitle = "2011 IEEE 29th International Conference on Computer Design, ICCD 2011",
note = "29th IEEE International Conference on Computer Design 2011, ICCD 2011 ; Conference date: 09-11-2011 Through 12-11-2011",
}