Clock buffer with duty cycle corrector

Shao Ku Kao*, Yong De You

*Corresponding author for this work

Research output: Contribution to journalJournal Article peer-review

Abstract

A clock buffer with duty cycle corrector circuit is presented. The proposed circuit can generate either 50% duty cycle or conserve the duty cycle as input clock. It corrects the input duty cycle of 1090% for generated 50% duty cycle of output clock with error less than 0.9%. Moreover, it enhances the input clock signal driving ability and keeps the same duty cycle as input clock within range from 20% to 80% with a maximum duty error of 0.5%. The proposed circuit operation frequency range is from 100 MHz to 1 GHz. The proposed circuit has been fabricated in a 0.18 μm CMOS technology.

Original languageEnglish
Pages (from-to)740-744
Number of pages5
JournalMicroelectronics Journal
Volume42
Issue number5
DOIs
StatePublished - 05 2011

Keywords

  • Buffer
  • Duty cycle corrector (DCC)
  • PWCL

Fingerprint

Dive into the research topics of 'Clock buffer with duty cycle corrector'. Together they form a unique fingerprint.

Cite this