@inproceedings{e69d957539bc43209965cb8df3f5b353,
title = "Design of a lower-error fixed-width multiplier for speech processing application",
abstract = "A lower-error and lower-variance n × n multiplier is suitably proposed for VLSI design. Considering next lower significant stage in Pn-1 column and useful error-compensation model in the least significant part, and utilizing a near optimized index to classify the error terms are our strategies in order to achieve lower error and variance as compared with previously proposed structure in the subproduct-array of Baugh-Wooley algorithm. This novel structure applied to the fixed-width low-pass digital FIR filter for speech signal processing system has excellent performance in reducing maximum error, average error, and variation of errors as shown in given tables and figures.",
author = "Van, {Lan Da} and Wang, {Shuenn Shyang} and Shing Tenqchen and Feng, {Wu Shiung} and Jeng, {Bor Shenn}",
year = "1999",
language = "英语",
isbn = "0780354710",
series = "Proceedings - IEEE International Symposium on Circuits and Systems",
publisher = "IEEE",
pages = "III--130 -- III--133",
booktitle = "Proceedings - IEEE International Symposium on Circuits and Systems",
note = "Proceedings of the 1999 IEEE International Symposium on Circuits and Systems, ISCAS '99 ; Conference date: 30-05-1999 Through 02-06-1999",
}