Abstract
Advancements in the functionalities and operating frequencies of integrated circuits (IC) have led to the necessity of measuring their electromagnetic Interference (EMI). Three-dimensional integrated circuit (3D-IC) represents the current advancements for multi-functionalities, high speed, high performance, and low-power IC technology. While the thermal challenges of 3D-IC have been studied extensively, the influence of EMI among the stacked dies has not been investigated. With the decreasing spacing between the stacked dies, this EMI can become more severe. This work demonstrates the potential of EMI within a 3D-IC numerically, and determines the minimum distance between stack dies to reduce the impact of EMI from one another before they are fabricated. The limitations of using near field measurement for the EMI study in stacked dies 3D-IC are also illustrated.
Original language | English |
---|---|
Article number | 748 |
Journal | Applied Sciences (Switzerland) |
Volume | 10 |
Issue number | 3 |
DOIs | |
State | Published - 01 02 2020 |
Bibliographical note
Publisher Copyright:© 2020 by the authors.
Keywords
- 3D-IC (three-dimensional integrated circuit)
- Electromagnetic interference
- Near field measurement