Frequency presetting and phase error detection technique for fast-locking phase-locked loop

Shao Ku Kao*

*Corresponding author for this work

Research output: Contribution to journalJournal Article peer-review

4 Scopus citations

Abstract

A frequency presetting and phase error detection technique for a fast-locking phase-locked loop (PLL) is presented. The frequency difference between the reference clock and the divided VCO output clock is detected by the frequency presetting circuit. The frequency-presetting scheme allows the control voltage to be brought close to the target voltage with small initial frequency error. The phase error detector further reduced the locking speed by increasing the bandwidth of PLL through altering the supply current in the charge pump according to the phase error between the reference clock and the divided VCO output clock. The settling time of PLL can be significantly reduced afterwards. The settling time is reduced by 86%. The proposed PLL has been implemented in a 0.35 μm CMOS process, with a supply voltage of 3.3 V.

Original languageEnglish
Pages (from-to)375-381
Number of pages7
JournalMicroelectronics Journal
Volume45
Issue number4
DOIs
StatePublished - 04 2014

Keywords

  • Fast-lock
  • Frequency tracking
  • Phase error detector
  • Phase-locked loop

Fingerprint

Dive into the research topics of 'Frequency presetting and phase error detection technique for fast-locking phase-locked loop'. Together they form a unique fingerprint.

Cite this