Hole and electron mobility enhancement in strained SiGe vertical MOSFETs

Xiangdong Chen*, Kou Chen Liu, Qiqing Christine Ouyang, Sankaran Kartik Jayanarayanan, Sanjay Kumar Banerjee

*Corresponding author for this work

Research output: Contribution to journalJournal Article peer-review

28 Scopus citations

Abstract

We have fabricated strained SiGe vertical P-channel and N-channel metal-oxide-semiconductor field-effect transistors (MOSFETs) by Ge ion implantation and solid phase epitaxy. No Si cap is needed in this process because Ge is implanted after gate oxide growth. The vertical MOSFETs are fabricated with a channel length below 0.2 μm without sophisticated lithography and the whole process is compatible with a regular CMOS process. The enhancement for the hole and electron mobilities in the direction normal to the growth plane of strained SiGe over that of bulk Si has been demonstrated in this vertical MOSFET device structure for the first time. The drain current for the vertical SiGe PMOSFETs has been found to be enhanced by as much as 100% over the Si control devices and the drain current for the vertical SiGe NMOSFETs has been enhanced by 50% compared with the Si control devices on the same wafer. The electron mobility enhancement in the normal direction is not as significant as that for holes, which is in agreement with theoretical predictions.

Original languageEnglish
Pages (from-to)1975-1980
Number of pages6
JournalIEEE Transactions on Electron Devices
Volume48
Issue number9
DOIs
StatePublished - 09 2001
Externally publishedYes

Keywords

  • Bandgap engineering
  • Electron and hole mobility enhancement
  • Vertical MOSFET

Fingerprint

Dive into the research topics of 'Hole and electron mobility enhancement in strained SiGe vertical MOSFETs'. Together they form a unique fingerprint.

Cite this