Low-complexity bit-parallel systolic montgomery multipliers for special classes of GF(2m)

Chiou Yng Lee*, Jenn Shyong Horng, I. Chang Jou, Erl Huei Lu

*Corresponding author for this work

Research output: Contribution to journalJournal Article peer-review

85 Scopus citations

Abstract

Recently, cryptographic applications based on finite fields have attracted much interest. This paper presents a transformation method to implement low-complexity Montgomery multipliers for all-one polynomials and trinomials. Using this method, we proposed a new bit-parallel systolic architecture for computing multiplications over GF(2m). These new multipliers have a latency m + 1 clock cycles and each cell incorporates at most one 2-input AND gate, two 2-input XOR gates, and four 1-bit latches. Moreover, these new multipliers are shown to exhibit significantly lower latency and circuit complexity than the related systolic multipliers and are highly appropriate for VLSI systems because of their regular interconnection pattern, modular structure, and fully inherent parallelism.

Original languageEnglish
Pages (from-to)1061-1070
Number of pages10
JournalIEEE Transactions on Computers
Volume54
Issue number9
DOIs
StatePublished - 09 2005

Keywords

  • Bit-parallel systolic multiplier
  • Finite field
  • Irreducible AOP
  • Irreducible trinomial
  • Montgomery multiplication

Fingerprint

Dive into the research topics of 'Low-complexity bit-parallel systolic montgomery multipliers for special classes of GF(2m)'. Together they form a unique fingerprint.

Cite this