Abstract
Recently, cryptographic applications based on finite fields have attracted much interest. This paper presents a transformation method to implement low-complexity Montgomery multipliers for all-one polynomials and trinomials. Using this method, we proposed a new bit-parallel systolic architecture for computing multiplications over GF(2m). These new multipliers have a latency m + 1 clock cycles and each cell incorporates at most one 2-input AND gate, two 2-input XOR gates, and four 1-bit latches. Moreover, these new multipliers are shown to exhibit significantly lower latency and circuit complexity than the related systolic multipliers and are highly appropriate for VLSI systems because of their regular interconnection pattern, modular structure, and fully inherent parallelism.
Original language | English |
---|---|
Pages (from-to) | 1061-1070 |
Number of pages | 10 |
Journal | IEEE Transactions on Computers |
Volume | 54 |
Issue number | 9 |
DOIs | |
State | Published - 09 2005 |
Keywords
- Bit-parallel systolic multiplier
- Finite field
- Irreducible AOP
- Irreducible trinomial
- Montgomery multiplication