Low-latency turbo decoder design by concurrent decoding of component codes

Ya Cheng Lu*, Tso Cho Chen, Erl Huei Lu

*Corresponding author for this work

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

5 Scopus citations

Abstract

Recently, there has been intensive focus on turbo codes which have low decoding latency. To reduce the iterative delay resulted from (de)interleaver; a new parallel algorithm for turbo decoder is proposed. Different than the previous approaches which use multiple units to process sub-block MAP decoding in parallel, the new parallel turbo decoder immediately passes the extrinsic information of one component decoder to the other decoders bit-by-bit. The decoding processes of component decoders perform concurrently and the (de)interleaver delay is eliminated. Simulation results demonstrate that with this parallel scheme, decoding latency is reduced while the performance in terms of BER is comparable, and in some cases superior, to a general turbo decoder. Furthermore, the proposed parallel algorithm can be used to cooperate with those parallel MAP decoding schemes to reduce more decoding latency.

Original languageEnglish
Title of host publication3rd International Conference on Innovative Computing Information and Control, ICICIC'08
DOIs
StatePublished - 2008
Event3rd International Conference on Innovative Computing Information and Control, ICICIC'08 - Dalian, Liaoning, China
Duration: 18 06 200820 06 2008

Publication series

Name3rd International Conference on Innovative Computing Information and Control, ICICIC'08

Conference

Conference3rd International Conference on Innovative Computing Information and Control, ICICIC'08
Country/TerritoryChina
CityDalian, Liaoning
Period18/06/0820/06/08

Fingerprint

Dive into the research topics of 'Low-latency turbo decoder design by concurrent decoding of component codes'. Together they form a unique fingerprint.

Cite this