Low power LVDS circuit for serial data communications

Hwang Cherng Chow*, Wen Wann Sheen

*Corresponding author for this work

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

14 Scopus citations

Abstract

With the advanced process, the supply voltage is decreased and power consumption is reduced dramatically. However, the power supply of LVDS receiver side is constrained, because the common mode voltage of LVDS is between 0.1V and 2.4V. By combining with design concepts of prior arts related to 1.8V receiver circuit, a fully function of low power and high speed LVDS circuit is achieved. This presented LVDS transceiver has several advantages including easy to use and low power. The power consumption per unit without clock driver is only 8.68mW/GHz, which has improved the performance by 38.2%. Due to the lower supply voltage of the receiver circuit, the power consumption per unit is 3.97mW/GHz, with improvement of 134%. Besides, hysteresis circuit in this proposed circuit provides a better noise margin.

Original languageEnglish
Title of host publicationProceedings of 2005 International Symposium on Intelligent Signal Processing and Communication Systems, ISPACS 2005
Pages293-296
Number of pages4
StatePublished - 2005
Event2005 International Symposium on Intelligent Signal Processing and Communication Systems, ISPACS 2005 - Hong Kong, China
Duration: 13 12 200516 12 2005

Publication series

NameProceedings of 2005 International Symposium on Intelligent Signal Processing and Communication Systems, ISPACS 2005
Volume2005

Conference

Conference2005 International Symposium on Intelligent Signal Processing and Communication Systems, ISPACS 2005
Country/TerritoryChina
CityHong Kong
Period13/12/0516/12/05

Fingerprint

Dive into the research topics of 'Low power LVDS circuit for serial data communications'. Together they form a unique fingerprint.

Cite this