On fault-tolerant FFT butterfly network design

Shyue Kung Lu*, Cheng Wen Wu, Sy Yen Kuo

*Corresponding author for this work

Research output: Contribution to journalConference articlepeer-review

4 Scopus citations

Abstract

We present novel fault-tolerant methods for FFT processors. A reconfiguration mechanism is used to bypass the faulty cell. Special cell designs are presented which implement the reconfiguration algorithm. The reliability of the FFT system increases significantly, with about 16% and 25% hardware overhead for the bit-level and module-level designs, respectively.

Original languageEnglish
Pages (from-to)69-72
Number of pages4
JournalProceedings - IEEE International Symposium on Circuits and Systems
Volume2
StatePublished - 1996
Externally publishedYes
EventProceedings of the 1996 IEEE International Symposium on Circuits and Systems, ISCAS. Part 1 (of 4) - Atlanta, GA, USA
Duration: 12 05 199615 05 1996

Fingerprint

Dive into the research topics of 'On fault-tolerant FFT butterfly network design'. Together they form a unique fingerprint.

Cite this