Temperature and stress distribution in the SOI structure during fabrication

Cher Ming Tan*, Zhenghao Gan, Xiaofang Gao

*Corresponding author for this work

Research output: Contribution to journalJournal Article peer-review

11 Scopus citations

Abstract

Silicon wafer bonding technology is becoming one of the key technologies in the silicon-on-insulator (SOI) structure fabrication. However, the high-temperature heat treatment during SOI fabrication is inevitable, and the thermal stress thus induced could have an adverse effect on the device fabricated and the bonding interface. In this work, a finite-element analysis software, ANSYS, is used to study the induced mechanical stresses at the interface during the withdrawal of wafers from a high-temperature furnace. It is found that the type of insulators and the geometric dimension of the devices such as the thickness of the work layer, insulator layer, and the substrate thickness are insignificant contributors to the induced thermal stresses. Although it is expected that the furnace temperature and withdrawal velocity are the key factors in determining the mechanical stresses, for the present bonding strength of wafers via wafer bonding technology, the withdrawal velocity must be less than 100 mm/min, and under such a withdrawal velocity, the furnace temperature is also an insignificant factor with regard to the induced stress.

Original languageEnglish
Pages (from-to)314-318
Number of pages5
JournalIEEE Transactions on Semiconductor Manufacturing
Volume16
Issue number2
DOIs
StatePublished - 05 2003
Externally publishedYes

Keywords

  • ANSYS
  • Finite-element analysis
  • Mechanical stress
  • Silicon-on-insulator (SOI)
  • Wafer bonding

Fingerprint

Dive into the research topics of 'Temperature and stress distribution in the SOI structure during fabrication'. Together they form a unique fingerprint.

Cite this