A new phase-locked loop with high speed phase frequency detector

Hwang Cherng Chow*, N. L. Yeh

*此作品的通信作者

研究成果: 圖書/報告稿件的類型會議稿件同行評審

8 引文 斯高帕斯(Scopus)

摘要

In this paper, we first systematically analyze existing phase frequency detectors from aspects of theoretical analysis and circuit operation. Based on the circuit architecture, both classifications and comparisons are made. Then we propose a high speed phase frequency detector for PLL design. The proposed phase frequency detector is simple in its structure and has no glitch output as well as better phase characteristics. Furthermore, some simulations results by HSPICE are performed based on 0.35 um process parameters. Several prior art phase frequency detectors with the proposed one are compared for phase sensitivity, dead zone characteristics and maximum operation frequency. Based on simulation results, the proposed phase frequency detector shows satisfactory circuit performance with higher operation frequency, lower phase jitter and smaller circuit complexity. The speed of the proposed phase frequency detector is up to 3.5GHz. Moreover, the circuit design of a GHz PLL has been completed including high speed VCO, charge pump and phase frequency detector with an external loop filter. The total layout size excluding pads is 216.3um×47.85um. The post-layout simulations for 1.1 GHz PLL loop operation has been shown and verified.

原文英語
主出版物標題2005 IEEE International 48th Midwest Symposium on Circuits and Systems, MWSCAS 2005
頁面1342-1345
頁數4
DOIs
出版狀態已出版 - 2005
事件2005 IEEE International 48th Midwest Symposium on Circuits and Systems, MWSCAS 2005 - Cincinnati, OH, 美國
持續時間: 07 08 200510 08 2005

出版系列

名字Midwest Symposium on Circuits and Systems
2005
ISSN(列印)1548-3746

Conference

Conference2005 IEEE International 48th Midwest Symposium on Circuits and Systems, MWSCAS 2005
國家/地區美國
城市Cincinnati, OH
期間07/08/0510/08/05

指紋

深入研究「A new phase-locked loop with high speed phase frequency detector」主題。共同形成了獨特的指紋。

引用此