A novel memoryless AES cipher architecture for networking applications

Yeong Kang Lai*, Li Chung Chang, Lien Fei Chen, Chi Chung Chou, Chun Wei Chiu

*此作品的通信作者

研究成果: 期刊稿件會議文章同行評審

9 引文 斯高帕斯(Scopus)

摘要

In this paper, we present a novel fast S-box algorithm without lookup table method, and novel fast optional hardware architecture for MixColumn and Inverse MixColumn module with only 5 XOR gate delay. We use on-the-fly key schedule architecture for both encryption and decryption. Furthermore, we implement a memoryless AES cipher with proposed S-box architecture and fast MixColumn and Inverse MixColumn module by adopting pipeline method to obtain high throughput as 1.454Gbits/sec under 125Mhz using 0.25 m CMOS technology and the hardware cost is about 80K gate counts. According to our knowledge, our hardware architecture is the first memoryless AES cipher including encryption and decryption function.

原文英語
頁(從 - 到)IV-333-IV-336
期刊Proceedings - IEEE International Symposium on Circuits and Systems
4
出版狀態已出版 - 2004
對外發佈
事件2004 IEEE International Symposium on Cirquits and Systems - Proceedings - Vancouver, BC, 加拿大
持續時間: 23 05 200426 05 2004

指紋

深入研究「A novel memoryless AES cipher architecture for networking applications」主題。共同形成了獨特的指紋。

引用此