A statistical error-compensated Booth multipliers and its DCT applications

Yuan Ho Chen*, Tsin Yuan Chang, Ruei Yuan Jou

*此作品的通信作者

研究成果: 圖書/報告稿件的類型會議稿件同行評審

22 引文 斯高帕斯(Scopus)

摘要

In this paper a statistical error compensation (SEC) method for fixed-width Booth multipliers is proposed. According to the statistical simulation for the truncation part, the adaptive compensated biases based on the truncated factors for different bit-width compensated circuit are made up. For the 8×8 fixed-width Booth multiplier as an example, the proposed method achieves higher accuracy comparison with previous works under the same area cost. Furthermore, the proposed SEC Booth multiplier is implemented in two-dimensional (2-D) discrete cosine transform (DCT). Compared to traditional Booth multiplier's applications, the proposed 2-D DCT core can reduce 22% area cost with almost 2 dB peak signal-to-noise ratio (PSNR) penalty. Therefore, the proposed multiplier has a low hardware cost achieving high accuracy designs.

原文英語
主出版物標題TENCON 2010 - 2010 IEEE Region 10 Conference
頁面1146-1149
頁數4
DOIs
出版狀態已出版 - 2010
對外發佈
事件2010 IEEE Region 10 Conference, TENCON 2010 - Fukuoka, 日本
持續時間: 21 11 201024 11 2010

出版系列

名字IEEE Region 10 Annual International Conference, Proceedings/TENCON

Conference

Conference2010 IEEE Region 10 Conference, TENCON 2010
國家/地區日本
城市Fukuoka
期間21/11/1024/11/10

指紋

深入研究「A statistical error-compensated Booth multipliers and its DCT applications」主題。共同形成了獨特的指紋。

引用此