An efficient systolic architecture for the DLMS adaptive filter and its applications

Lan Da Van*, Wu Shiung Feng

*此作品的通信作者

研究成果: 期刊稿件文章同行評審

64 引文 斯高帕斯(Scopus)

摘要

In this paper, we propose an efficient systolic architecture for the delay least-mean-square (DLMS) adaptive finite impulse response (FIR) digital filter based on a new tree-systolic processing element (PE) and an optimized tree-level rule. Applying our tree-systolic P E, a higher convergence rate than that of the conventional DLMS structures can be obtained without sacrificing the properties of the systolic-array architecture. The efficient systolic adaptive FIR digital filter not only operates at the highest throughput in the word-level but also considers finite driving/update of the feedback error signal. Furthermore, based on our proposed optimized tree-level rule that takes account of minimum delay and high regularity, an efficient N-tap systolic adaptive FIR digital filter can be easily determined under the constraint of maximum driving of the feedback error signal.

原文英語
頁(從 - 到)359-366
頁數8
期刊IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing
48
發行號4
DOIs
出版狀態已出版 - 04 2001

指紋

深入研究「An efficient systolic architecture for the DLMS adaptive filter and its applications」主題。共同形成了獨特的指紋。

引用此