Concurrent algorithm and hardware implementation for low-latency turbo decoder using a single MAP decoder

Ya Cheng Lu*, Erl Huei Lu

*此作品的通信作者

研究成果: 期刊稿件文章同行評審

摘要

In order to reduce the iterative decoding delay of convolutional turbo codes, this paper presents a concurrent decoding algorithm for the hardware implementation of turbo convolutional decoders. Different than a general turbo code, the hardware turbo decoder based on the proposed algorithm can update the priori information of message for each component code in a bit-by-bit manner as soon as it is generated by the other component code. The two component codes in a turbo code can thus be decoded concurrently, by using a single MAP decoder, subsequently reducing the decoding latency by approximately half while maintaining the bit error rate performance and a comparable hardware complexity, as a general turbo decoder.

原文英語
頁(從 - 到)1-8
頁數8
期刊IEICE Transactions on Communications
E93-B
發行號1
DOIs
出版狀態已出版 - 2010

指紋

深入研究「Concurrent algorithm and hardware implementation for low-latency turbo decoder using a single MAP decoder」主題。共同形成了獨特的指紋。

引用此