Delayed precise invalidation - A software cache coherence scheme

T. S. Hwang*, N. P. Lu, C. P. Chung

*此作品的通信作者

研究成果: 期刊稿件文章同行評審

摘要

Software cache coherence schemes are very desirable in the design of scalable multiprocessors and massively parallel processors. The authors propose a software cache coherence scheme named 'delayed precise invalidation' (DPI). DPI is based on compiler-time markings of references and a hardware local invalidation of stale data in parallel and selectively. With a small amount of additional hardware and a small set of cache management instructions, this scheme provides more cacheability and allows invalidation of partial elements in an array, overcoming some inefficiencies and deficiencies of previous software cache coherence schemes.

原文英語
頁(從 - 到)337-344
頁數8
期刊IEE Proceedings: Computers and Digital Techniques
143
發行號5
DOIs
出版狀態已出版 - 1996
對外發佈

指紋

深入研究「Delayed precise invalidation - A software cache coherence scheme」主題。共同形成了獨特的指紋。

引用此