摘要
Software cache coherence schemes are very desirable in the design of scalable multiprocessors and massively parallel processors. The authors propose a software cache coherence scheme named 'delayed precise invalidation' (DPI). DPI is based on compiler-time markings of references and a hardware local invalidation of stale data in parallel and selectively. With a small amount of additional hardware and a small set of cache management instructions, this scheme provides more cacheability and allows invalidation of partial elements in an array, overcoming some inefficiencies and deficiencies of previous software cache coherence schemes.
原文 | 英語 |
---|---|
頁(從 - 到) | 337-344 |
頁數 | 8 |
期刊 | IEE Proceedings: Computers and Digital Techniques |
卷 | 143 |
發行號 | 5 |
DOIs | |
出版狀態 | 已出版 - 1996 |
對外發佈 | 是 |