Evaluation of the potential electromagnetic interference in vertically stacked 3d integrated circuits

Dipesh Kapoor, Cher Ming Tan*, Vivek Sangwan

*此作品的通信作者

研究成果: 期刊稿件文章同行評審

6 引文 斯高帕斯(Scopus)

摘要

Advancements in the functionalities and operating frequencies of integrated circuits (IC) have led to the necessity of measuring their electromagnetic Interference (EMI). Three-dimensional integrated circuit (3D-IC) represents the current advancements for multi-functionalities, high speed, high performance, and low-power IC technology. While the thermal challenges of 3D-IC have been studied extensively, the influence of EMI among the stacked dies has not been investigated. With the decreasing spacing between the stacked dies, this EMI can become more severe. This work demonstrates the potential of EMI within a 3D-IC numerically, and determines the minimum distance between stack dies to reduce the impact of EMI from one another before they are fabricated. The limitations of using near field measurement for the EMI study in stacked dies 3D-IC are also illustrated.

原文英語
文章編號748
期刊Applied Sciences (Switzerland)
10
發行號3
DOIs
出版狀態已出版 - 01 02 2020

文獻附註

Publisher Copyright:
© 2020 by the authors.

指紋

深入研究「Evaluation of the potential electromagnetic interference in vertically stacked 3d integrated circuits」主題。共同形成了獨特的指紋。

引用此