Hardware implementation for real-time 3D rendering in 2D-to-3D conversion

Yeong Kang Lai, Yu Chieh Chung, Yu Fan Lai

研究成果: 圖書/報告稿件的類型會議稿件同行評審

4 引文 斯高帕斯(Scopus)

摘要

With the advances in central processing unit (CPU) capability, 3D display technology becomes popular in recent years. Now, there are more and more 3D products such as 3D camera, 3D projector, and 3D-TV. The 3D technology is not difficult to understand because most of the video contents are captured through two individual lenses. The corresponding video contents are considered as two respective bit streams. However, how to transform traditional 2D video contents to 3D one is a critical problem to solve it. This paper proposes a realtime 3D rendering architecture for view synthesis in 2D-to-3D conversion. The real-time architecture can support 60 frames per second and full HD resolution (1920×1080) on FPGA platform.

原文英語
主出版物標題2013 IEEE International Symposium on Circuits and Systems, ISCAS 2013
頁面893-896
頁數4
DOIs
出版狀態已出版 - 2013
對外發佈
事件2013 IEEE International Symposium on Circuits and Systems, ISCAS 2013 - Beijing, 中國
持續時間: 19 05 201323 05 2013

出版系列

名字Proceedings - IEEE International Symposium on Circuits and Systems
ISSN(列印)0271-4310

Conference

Conference2013 IEEE International Symposium on Circuits and Systems, ISCAS 2013
國家/地區中國
城市Beijing
期間19/05/1323/05/13

指紋

深入研究「Hardware implementation for real-time 3D rendering in 2D-to-3D conversion」主題。共同形成了獨特的指紋。

引用此