High performance sense amplifier circuit for low power SRAM applications

Hwang Cherng Chow*, Shu Hsien Chang

*此作品的通信作者

研究成果: 期刊稿件會議文章同行評審

24 引文 斯高帕斯(Scopus)

摘要

A high performance sens amplifier (SA) circuit for low power SRAM applications is presented in this paper. The transistor stage number of the proposed SA from VDD to GND is reduced for fast low voltage operation. Thus the proposed sense amplifier which is implemented in 0.35um CMOS process can work at 100MHz with voltage as low as IV. The improvement of sensing delay is 6-14% for various output loading. As the proposed SA works at 3.3V, the simulations show that this design has 14% and 63% power delay product improvement over the prior art and conventional sense amplifier, respectively.

原文英語
頁(從 - 到)II741-II744
期刊Proceedings - IEEE International Symposium on Circuits and Systems
2
出版狀態已出版 - 2004
事件2004 IEEE International Symposium on Cirquits and Systems - Proceedings - Vancouver, BC, 加拿大
持續時間: 23 05 200426 05 2004

指紋

深入研究「High performance sense amplifier circuit for low power SRAM applications」主題。共同形成了獨特的指紋。

引用此