摘要
In this letter, 65-nm node silicon-on-insulator devices with high-k offset spacer dielectric were investigated by extensive 2-D device simulation. The result shows that the high-k offset spacer dielectric can effectively increase the ON-state driving current Ion and reduce the off leakage current ioffdue to the high vertical fringing electric field effect. This fringing field can significantly improve the ion/ioffcurrent ratio and the subthreshold swing compared with the conventional oxide spacer. Consequently, the gate-to-channel control ability is enhanced by the fringing field via the high-k offset spacer dielectric.
| 原文 | 英語 |
|---|---|
| 頁(從 - 到) | 238-241 |
| 頁數 | 4 |
| 期刊 | IEEE Electron Device Letters |
| 卷 | 28 |
| 發行號 | 3 |
| DOIs | |
| 出版狀態 | 已出版 - 07 03 2007 |
| 對外發佈 | 是 |
指紋
深入研究「Impact of High-K Offset Spacer in 65-nm Node SOI Devices」主題。共同形成了獨特的指紋。引用此
- APA
- Author
- BIBTEX
- Harvard
- Standard
- RIS
- Vancouver