跳至主導覽 跳至搜尋 跳過主要內容

Impact of High-K Offset Spacer in 65-nm Node SOI Devices

  • Ming Wen Ma
  • , Tan Fu Lei
  • , Chien Hung Wu
  • , Shui Jinn Wang
  • , Tsung Yu Yang
  • , Kuo Hsing Kao
  • , Woei Cherng Wu
  • , Tien Sheng Chao

研究成果: 期刊稿件文章同行評審

26 引文 斯高帕斯(Scopus)

摘要

In this letter, 65-nm node silicon-on-insulator devices with high-k offset spacer dielectric were investigated by extensive 2-D device simulation. The result shows that the high-k offset spacer dielectric can effectively increase the ON-state driving current Ion and reduce the off leakage current ioffdue to the high vertical fringing electric field effect. This fringing field can significantly improve the ion/ioffcurrent ratio and the subthreshold swing compared with the conventional oxide spacer. Consequently, the gate-to-channel control ability is enhanced by the fringing field via the high-k offset spacer dielectric.

原文英語
頁(從 - 到)238-241
頁數4
期刊IEEE Electron Device Letters
28
發行號3
DOIs
出版狀態已出版 - 07 03 2007
對外發佈

指紋

深入研究「Impact of High-K Offset Spacer in 65-nm Node SOI Devices」主題。共同形成了獨特的指紋。

引用此