TY - JOUR
T1 - Multiple Delayed Signal Cancellation Filter-Based Enhanced Frequency-Locked Loop under Adverse Grid Conditions
AU - Gulipalli, Surya Chandra
AU - Gude, Srinivas
AU - Peng, Szu Chi
AU - Chu, Chia Chi
N1 - Publisher Copyright:
© 1972-2012 IEEE.
PY - 2022
Y1 - 2022
N2 - An accurate and prompt estimation of phase angles, frequency, and magnitudes of the grid voltage is extremely important in paving a good platform for a fast and reliable operation of power grid monitoring, protection, and control. The phase-locked loop (PLL) served this purpose for decades, while the concept of the frequency-locked loop (FLL) has been proposed more recently. Even though the FLL and the PLL share some similarities, some differences still exist. Further research on FLLs can boost their capabilities and open up new windows in designing devices for grid synchronization. Multiple delayed signal cancellation (MDSC) filters are a peculiar system of filters. Their applications to FLLs can enrich FLL's performance. This article focuses on applying the stationary reference frame MDSC filters at in-loop and prefiltering stages of the FLL and compares its effectiveness with widely used cascaded delayed signal cancellation (CDSC) and complex bandpass filter (CBF) based filtering techniques. The application of the K-factor-methodology-based controller design to FLLs has also been explored for dynamic performance enhancements. A new cascaded multiple delayed signal cancellation (CMDSC) filter is proposed and is compared with its CDSC counterpart proposed in the literature to address the effects of dc offsets and imbalances under adverse grid conditions. The effectiveness of the proposed method is verified through OPAL-RT real-Time simulations and dSPACE ds1104 and TMS320F28335 microcontroller experimental test bench.
AB - An accurate and prompt estimation of phase angles, frequency, and magnitudes of the grid voltage is extremely important in paving a good platform for a fast and reliable operation of power grid monitoring, protection, and control. The phase-locked loop (PLL) served this purpose for decades, while the concept of the frequency-locked loop (FLL) has been proposed more recently. Even though the FLL and the PLL share some similarities, some differences still exist. Further research on FLLs can boost their capabilities and open up new windows in designing devices for grid synchronization. Multiple delayed signal cancellation (MDSC) filters are a peculiar system of filters. Their applications to FLLs can enrich FLL's performance. This article focuses on applying the stationary reference frame MDSC filters at in-loop and prefiltering stages of the FLL and compares its effectiveness with widely used cascaded delayed signal cancellation (CDSC) and complex bandpass filter (CBF) based filtering techniques. The application of the K-factor-methodology-based controller design to FLLs has also been explored for dynamic performance enhancements. A new cascaded multiple delayed signal cancellation (CMDSC) filter is proposed and is compared with its CDSC counterpart proposed in the literature to address the effects of dc offsets and imbalances under adverse grid conditions. The effectiveness of the proposed method is verified through OPAL-RT real-Time simulations and dSPACE ds1104 and TMS320F28335 microcontroller experimental test bench.
KW - Filter design
KW - frequency-locked loop (FLL)
KW - grid synchronization
KW - phase-locked loop (PLL)
KW - power system harmonics
UR - http://www.scopus.com/inward/record.url?scp=85131751693&partnerID=8YFLogxK
U2 - 10.1109/TIA.2022.3180325
DO - 10.1109/TIA.2022.3180325
M3 - 文章
AN - SCOPUS:85131751693
SN - 0093-9994
VL - 58
SP - 6612
EP - 6628
JO - IEEE Transactions on Industry Applications
JF - IEEE Transactions on Industry Applications
IS - 5
ER -