New voltage level shifting circuits for low power CMOS interface applications

Hwang Cherng Chow*, Chi Shun Hsu

*此作品的通信作者

研究成果: 期刊稿件會議文章同行評審

4 引文 斯高帕斯(Scopus)

摘要

A new design method for level shifting circuits is presented in this paper. We propose two level shifting circuits that reduce problems that exist in complementary level shifting circuits described previously. Using HSPICE parameters of a 0.35μm CMOS process, simulations have been performed under various capacitive loading and operating conditions. The simulations show that our design method can achieve 16.6% low-to-high propagation delay decrease and 27.2% low-to-high power delay product improvement when converting 3.3V to 5V compared with conventional level shifting circuits. In addition, as the working voltages being converted are reduced, the design yields still greater advantage without degrading circuit performance.

原文英語
頁(從 - 到)I533-I536
期刊Midwest Symposium on Circuits and Systems
1
出版狀態已出版 - 2004
事件The 2004 47th Midwest Symposium on Circuits and Systems - Conference Proceedings - Hiroshima, 日本
持續時間: 25 07 200428 07 2004

指紋

深入研究「New voltage level shifting circuits for low power CMOS interface applications」主題。共同形成了獨特的指紋。

引用此