摘要
In this work, we investigated the stability of a p-GaN gate with high electron mobility transistors (HEMTs) including an internal integrated gate circuit. A circuit was designed to improve p-GaN gate stability by using capacitance to release the hole into the p-GaN layer to mitigate the threshold voltage shift. Through pulse I-V measurement and positive bias temperature instability (PBTI) test, the carrier transporting behavior in the gate region achieved dynamic equilibrium at 5 V gate bias. The positive gate shift (Δ VTH) of 0.4 V is observed with increasing voltage from 3 V to 8 V; Δ VTH initially drops smoothly after release stresses by external capacitance discharge. Finally, integrated passive components and p-GaN gate HEMT circuit are recommended to mitigate the VTH instability for E-mode HEMT.
原文 | 英語 |
---|---|
頁(從 - 到) | 165-169 |
頁數 | 5 |
期刊 | IEEE Journal of the Electron Devices Society |
卷 | 12 |
DOIs | |
出版狀態 | 已出版 - 2024 |
文獻附註
Publisher Copyright:© 2013 IEEE.